发明名称 SEMICONDUCTOR DEVICE
摘要 A high-speed and low-voltage DRAM memory cell capable of operating at 1 V or less and an array peripheral circuit are provided. A DRAM cell is comprised of a memory cell transistor and planar capacitor which utilize a FD-SOI MOST structure. Since there is no junction leakage current, loss of stored charge is eliminated, and the low-voltage operation can be realized. Further, a gate and a well in a cross-coupled type sense amplifier using FD-SOI MOSTs are connected. By this means, a threshold value dynamically changes and high-speed sensing operation can be realized.
申请公布号 US2010271864(A1) 申请公布日期 2010.10.28
申请号 US20100768514 申请日期 2010.04.27
申请人 ITOH KIYOO;TAKEMURA RIICHIRO 发明人 ITOH KIYOO;TAKEMURA RIICHIRO
分类号 G11C11/24;G11C7/00 主分类号 G11C11/24
代理机构 代理人
主权项
地址