发明名称 DELTA-SIGMA MODULATOR CLOCK DITHERING IN A FRACTIONAL-N PHASE-LOCKED LOOP
摘要 The clock signal supplied to the delta-sigma modulator in a fractional-N phase-locked loop is dithered. In one example, the PLL includes a novel programmable clock dithering circuit. The programmable clock dithering circuit is controllable via a serial bus to dither the phase of the clock signal in a selected one of several ways. If the clock signal is dithered in a first way (pseudo-random phase dithering), then the power of digital noise generated by the delta-sigma modulator is spread over a frequency band, thereby reducing the degree to which the noise interferes with other circuitry. If the clock signal is dithered in a second way (rotational phase dithering), then the power of digital noise is frequency shifted such that the degree to which the noise interferes with the other circuitry is reduced. The programmable clock dithering circuit can be controlled in other ways. For example, dithering can be programmably disabled.
申请公布号 KR20100115381(A) 申请公布日期 2010.10.27
申请号 KR20107021258 申请日期 2009.02.26
申请人 QUALCOMM INCORPORATED 发明人 XU YANG;ZHANG GANG;GUDEM PRASAD S.
分类号 H03L7/197;H03M7/00 主分类号 H03L7/197
代理机构 代理人
主权项
地址