发明名称 Frequency divider circuit
摘要 Disclosed is a frequency divider including first to fifth FFs(flip-flops), each of which receives a common clock signal and samples and outputs an input signal responsive to an effective edge of the clock, an output signal of the 1st FF being supplied to the 2nd FF, a first logic gate which receives an output signal of the 2nd FF and a first control signal and outputs the output signal of the 2nd FF, when the first control signal is of a first value, and outputs a predetermined value, when the first control signal is of a second value, the output signal of the first logic gate being supplied to an input of the 3rd FF; a second logic gate which receives an output signal of the 1st FF and a second control signal and outputs an output signal of the 1st FF, when the second control signal is of the first value and outputs the predetermined value, when the second control signal is of the second value, the output signal of the second logic gate being supplied to the 4th FF; and a third logic gate which receives an output signal of the 3rd FF and an output signal of the 4th FF and outputs an output signal of a first value, when both inputs thereof are of a second value, the output signal of the third logic gate being supplied to an input of the 5th FF, an output signal of the 5th FF being fed back to an input of the 1st FF.
申请公布号 US7822168(B2) 申请公布日期 2010.10.26
申请号 US20090379465 申请日期 2009.02.23
申请人 NEC ELECTRONICS CORPORATION 发明人 MITSUISHI MASAFUMI
分类号 H03K21/00 主分类号 H03K21/00
代理机构 代理人
主权项
地址