发明名称 Semiconductor memory device
摘要 Provided is a semiconductor memory device compatible with a SRAM and capable of a high-speed data transfer operation while maintaining data reliability. An access to a memory core 6 starts when an external chip enable signal XCE performs a falling transition. Simultaneously, an external write enable signal XWE and an external address signal ADD are received, and a memory cell 1, in the memory core 6, corresponding to the received external address signal ADD is selected. When a data read-out from the memory cell 1 or a data write-in to the memory cell 1 is complete, a rewrite timer 7 is activated in accordance with a rising transition of an external chip enable signal XCE or a rising transition of the external write enable signal XWE for performing a data rewrite for the memory cell 1.
申请公布号 USRE41879(E1) 申请公布日期 2010.10.26
申请号 US20080155392 申请日期 2008.06.03
申请人 PANASONIC CORPORATION 发明人 IWANARI SHUNICHI;SAKAGAMI MASAHIKO;HIRANO HIROSHIGE;NAKAKUMA TETSUJI;MIKI TAKASHI;GOHOU YASUSHI;YAMAOKA KUNISATO;MURAKUKI YASUO
分类号 G11C16/06 主分类号 G11C16/06
代理机构 代理人
主权项
地址