发明名称 GATE SELF-ALIGNED LOW NOISE JFET
摘要 The disclosure herein pertains to fashioning a low noise junction field effect transistor (JFET) where transistor gate materials are utilized in forming and electrically isolating active areas of a the JFET. More particularly, active regions are self aligned with patterned gate electrode material and sidewall spacers which facilitate desirably locating the active regions in a semiconductor substrate. This mitigates the need for additional materials in the substrate to isolate the active regions from one another, where such additional materials can introduce noise into the JFET. This also allows a layer of gate dielectric material to remain over the surface of the substrate, where the layer of gate dielectric material provides a substantially uniform interface at the surface of the substrate that facilitates uninhibited current flow between the active regions, and thus promotes desired device operation.
申请公布号 US2010264466(A1) 申请公布日期 2010.10.21
申请号 US20100825580 申请日期 2010.06.29
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 WU XIAOJU;HOU FAN-CHI FRANK;HAO PINGHAI
分类号 H01L27/085;H01L29/80 主分类号 H01L27/085
代理机构 代理人
主权项
地址