发明名称 MODELING FULL AND HALF CYCLE CLOCK VARIABILITY
摘要 A modeling system includes a processor with software that performs static timing analysis (STA) on a design model. STA software executes a static timing analysis (STA) run with shortened clock cycles to model full cycle clock variability. Designers or other entities interpret the results of the shortened STA run data by performing modeling on the output data to generate slack data for design model data paths. STA software executes an STA run with an extended clock cycle to automatically separate half cycle data path (HCDP) slack data from full cycle data path (FCDP) slack data. The full and half cycle clock variability method may automatically adjust slack data for all half cycle data paths (HCDP)s to account for the additional half cycle variation (AHCV) and half cycle clock edge variability that may penalize the design model results in a real hardware implementation. Designers use a sort of slack data for half cycle data paths (HCDP)s independent of the slack data for the full cycle data path (FCDP)s to modify or otherwise perform design changes to the design model prior to hardware implementation.
申请公布号 US2010268522(A1) 申请公布日期 2010.10.21
申请号 US20090424400 申请日期 2009.04.15
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION;IBM CORPORATION 发明人 BHANJI ADIL;CAREY SEAN MICHAEL;DILULLO JACK;JOSHI PRASHANT D;ROZALES DON RICHARD;VICTORIA VERN ANTHONY;WILLIAMS ALBERT THOMAS
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址