发明名称
摘要 There is provided a display having a shift register circuit which can prevent an increase in power consumption. The display is provide with a shift register circuit including a first circuit part (31a, 31b, 31c, 31d, 51a, 51b, 31a1, 31b1, 31c1, 31d1, 51a1, 51b1, 53a, 53b, 53a1, 53b1)comprising a fourth transistor (PT5, PT25, PT35, NT5, NT25, NT35)turned on in response to a first signal to supply a clock signal to a first transistor(PT3, PT23, PT33, NT3, NT23, NT33), and a second circuit part (32a, 32b, 32c, 32d, 52a, 52b, 32a1, 32b1, 32c1, 32d1, 52a1, 52b1, 54a, 54b, 54a1, 54b1)comprising an eighth transistor (PT10, PT30, PT40, NT10, NT30, NT40)turned on in response to a second signal by which a period of on state which does not overlap with a period of on state of the fourth transistor can be obtained, to supply the clock signal to a fifth transistor(PT8, PT28, PT38, NT8, NT28, NT38).
申请公布号 JP4565816(B2) 申请公布日期 2010.10.20
申请号 JP20030186111 申请日期 2003.06.30
申请人 发明人
分类号 G02F1/133;G09G3/36;G09G3/20;G11C19/00;G11C19/28;H01L51/50;H05B33/14 主分类号 G02F1/133
代理机构 代理人
主权项
地址