发明名称 Semiconductor chip
摘要 In a semiconductor chip in which external connection pads are arranged in three or more rows in a staggered configuration at the peripheral portion thereof, a first pad which is arranged in the outermost row is used as a power supply pad or a ground pad for an internal core circuit. To the first pad, a second pad which is arranged in the second outermost row is connected with a metal in the same layer as a pad metal. The resistance of a power supply line to the internal core circuit has a value of the parallel resistance of a resistance from the first pad and a resistance from the second pad, which is by far lower than the resistance from the first pad. Therefore, it is possible to prevent circuit misoperation resulting from an IR drop in the power supply of the internal core circuit.
申请公布号 US7816708(B2) 申请公布日期 2010.10.19
申请号 US20080268904 申请日期 2008.11.11
申请人 PANASONIC CORPORATION 发明人 MAEDE MASATO
分类号 H01L27/118 主分类号 H01L27/118
代理机构 代理人
主权项
地址