发明名称 Mechanical stress characterization in semiconductor device
摘要 Methods of characterizing a mechanical stress level in a stressed layer of a transistor and a mechanical stress characterizing test structure are disclosed. In one embodiment, the test structure includes a first test transistor including a first stress level; and at least one second test transistor having a substantially different second stress level. A testing circuit can then be used to characterize the mechanical stress level by comparing performance of the first test transistor and the at least one second test transistor. The type of test structure depends on the integration scheme used. In one embodiment, at least one second test transistor is provided with a substantially neutral stress level and/or an opposite stress level from the first stress level. The substantially neutral stress level may be provided by either rotating the transistor, removing the stressed layer causing the stress level or de-stressing the stressed layer causing the stress layer.
申请公布号 US7816909(B2) 申请公布日期 2010.10.19
申请号 US20080181566 申请日期 2008.07.29
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION;CHARTERED SEMICONDUCTOR MANUFACTURING LTD 发明人 CHAN VICTOR;LIM KHEE YONG
分类号 G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址