发明名称 SCALABLE PROCESS AND STRUCTURE FOR JFET FOR SMALL AND DECREASING LINE WIDTHS
摘要 <p>A scalable device structure and process for forming a normally off JFET with 45 NM linewidths or less. The contacts to the source, drain and gate areas are formed by forming a layer of oxide of a thickness of less than 1000 angstroms, and, preferably 500 angstroms or less on top of the substrate. A nitride layer is formed on top of the oxide layer and holes are etched for the source, drain and gate contacts. A layer of polysilicon is then deposited so as to fill the holes and the polysilicon is polished back to planarize it flush with the nitride layer. The polysilicon contacts are then implanted with the types of impurities necessary for the channel type of the desired transistor and the impurities are driven into the semiconductor substrate below to form source, drain and gate regions.</p>
申请公布号 EP2038934(A4) 申请公布日期 2010.10.13
申请号 EP20070812096 申请日期 2007.06.11
申请人 DSM SOLUTIONS, INC. 发明人 VORA, MADHUKAR;KAPOOR, ASHOK, KUMAR
分类号 H01L29/80;H01L21/225;H01L21/28;H01L21/337 主分类号 H01L29/80
代理机构 代理人
主权项
地址