发明名称 TECHNIQUES FOR NON-OVERLAPPING CLOCK GENERATION
摘要 Techniques for generating precise non-overlap time and clock phase delay time across a desired frequency range are provided. In one configuration, a device includes a non-overlapping clock generation circuit which comprises a delay lock loop (DLL) circuit that in turn generates a control voltage to a clock generator circuit coupled thereto. The control voltage operates to maintain precise timing relationship of non-overlapping delayed clock signals generated by the clock generator circuit. In one aspect, the DLL circuit receives an input clock with a known duty cycle and derives an output control voltage to fix the unit delay to a certain portion of the input clock cycle. In a further aspect, the clock generator circuit includes a plurality of voltage-controlled delay cells coupled to the DLL circuit to generate a first set of clock signals and a second set of clock signals delayed from the first set of clock signals by a non-overlapping time (tnlp) that is independent of manufacturing process variations.
申请公布号 US2010253405(A1) 申请公布日期 2010.10.07
申请号 US20090417497 申请日期 2009.04.02
申请人 QUALCOMM INCORPORATED 发明人 QUAN XIAOHONG;SONG TONGYU;MATHE LENNART;ALLADI DINESH J.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址