发明名称 Propagation delay time balancing in chained inverting devices
摘要 A circuit comprising a plurality of semiconductor inverting devices arranged in series is disclosed. Each of the semiconductor inverting devices comprise at least one NMOS transistor and at least one PMOS transistor and alternate ones of the inverting devices in the series comprise transistors having a first ratio of a width of the at least one PMOS transistor and the at least one NMOS transistor; and alternate ones of said inverting devices in the series comprise transistors having a second ratio of a width of the at least one PMOS transistor and the at least one NMOS transistor; wherein the first ratio and the second ratio are not equal and in some case, the first and second ratios are such that a sum of a delay in a rise time of a signal propagated by a first inverting device and a fall time of a signal propagated by a second inverting device is substantially equal to a delay in a fall time of a signal propagated by the first inverting device.
申请公布号 US2010242010(A1) 申请公布日期 2010.09.23
申请号 US20090382689 申请日期 2009.03.20
申请人 ARM LIMITED 发明人 PELLOIE JEAN-LUC;LAPLANCHE YVES THOMAS
分类号 G06F17/50;H03L7/00 主分类号 G06F17/50
代理机构 代理人
主权项
地址