发明名称 DETERMINING CRITICAL DIMENSION AND OVERLAY VARIATIONS OF INTEGRATED CIRCUIT FIELDS
摘要 A method for mask-to-wafer correlation among multiple masking levels of a semiconductor manufacturing process. The method includes creating compact targets containing structure patterns suitable for pattern placement, critical dimension and overlay measurement at a set of common locations on two or more patterning layers, and creating at least two masks containing functional circuit structure patterns and the compact targets at locations between functional circuit structure patterns. The method then includes measuring the targets, determining overlay variation between the masks, exposing and creating with one mask a first lithographic processing layer on a wafer, and exposing and creating with another mask a second lithographic processing layer on the wafer, over the first layer. The method further includes measuring the targets on the wafer at one or more of the layers, and correlating the mask and wafer measurements to distinguish mask and lithography induced components of critical dimension and overlay variation.
申请公布号 WO2010086068(A3) 申请公布日期 2010.09.23
申请号 WO2009EP67348 申请日期 2009.12.16
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION;IBM UNITED KINGDOM LIMITED;MORILLO, JAIME;YERDON, ROGER;AUSSCHNITT, CHRISTOPHER;RANKIN, JED, HICKORY 发明人 MORILLO, JAIME;YERDON, ROGER;AUSSCHNITT, CHRISTOPHER;RANKIN, JED, HICKORY
分类号 G03F7/20 主分类号 G03F7/20
代理机构 代理人
主权项
地址