发明名称 SYSTEM AND METHOD FOR AUTOMATICALLY GENERATING TEST PATTERNS FOR AT-SPEED STRUCTURAL TEST OF AN INTEGRATED CIRCUIT DEVICE USING AN INCREMENTAL APPROACH TO REDUCE TEST PATTERN COUNT
摘要 Disclosed are embodiments of a system and method for automatically selecting and generating test patterns for an at-speed structural test of an integrated circuit device. Specifically, a test pattern generation pass is started and proceeds until the “knee” of the simulated test coverage curve is observed. Next, the test patterns are optionally reordered and some are removed. Then, another test pattern generation pass is started. The process is repeated iteratively until some predetermined final stopping criterion is met. By performing multiple test pattern generation passes and reducing the number of available test patterns that can be generated with each pass, the method exploits the initial increase in the test coverage curve inherent in each pass and limits the overall test pattern count.
申请公布号 US2010235136(A1) 申请公布日期 2010.09.16
申请号 US20090547637 申请日期 2009.08.26
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BASSETT ROBERT W.;FERKO ANDREW;IYENGAR VIKRAM
分类号 G06F19/00;G01R31/00 主分类号 G06F19/00
代理机构 代理人
主权项
地址