发明名称 SEMICONDUCTOR CHIPS WITH CRACK STOP REGIONS FOR REDUCING CRACK PROPAGATION FROM CHIP EDGES/CORNERS
摘要 A chip fabrication method. A provided structure includes: a transistor on a semiconductor substrate, N interconnect layers on the semiconductor substrate and the transistor (N>0), and a first dielectric layer on the N interconnect layers. The transistor is electrically coupled to the N interconnect layers. P crack stop regions and Q crack stop regions are formed on the first dielectric layer (P, Q>0). The first dielectric layer is sandwiched between the N interconnect layers and a second dielectric layer that is formed on the first dielectric layer. Each P crack stop region is completely surrounded by the first and second dielectric layers. The second dielectric layer is sandwiched between the first dielectric layer and an underfill layer that is formed on the second dielectric layer. Each Q crack stop region is completely surrounded by the first dielectric layer and the underfill layer.
申请公布号 US2010233872(A1) 申请公布日期 2010.09.16
申请号 US20100788521 申请日期 2010.05.27
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BROFMAN PETER J.;CASEY JON ALFRED;MELVILLE IAN D.;QUESTAD DAVID L.;SAUTER WOLFGANG;WASSICK THOMAS ANTHONY
分类号 H01L21/71 主分类号 H01L21/71
代理机构 代理人
主权项
地址