发明名称 On silicon interconnect capacitance extraction
摘要 The present invention relates to a on-chip circuit for on silicon interconnect capacitance (Cx) extraction that is self compensated for process variations in the integrated transistors. The circuit (10) comprises signal generation means (20) for generating a periodical pulse signal connected to first and to second signal delaying means (31, 32) for respective delaying said pulse signal, wherein said second signal delaying means (32) are configured to have a delay affected by said interconnect capacitance (Cx); a logical XOR gate (35) for connecting respective first and said second delay signals of said respective first and second delay means (31, 32), said logical XOR gate (35) being connected to signal integrating means (40); and said signal integrating means (40) being connected to analog to digital converting means (50). Whilst the error in conventional uncompensated systems, like delay line only, the error can be up to 30%, in the circuit according to the invention, the error due to process variations in the front-end is about 2%. Further, an output is provided in a digital format and thus, can be measured quickly with simple external hardware. Furthermore, the pulse signal frequency can be used as a monitor to measure process variations in the front-end. Moreover, since the circuit (10) is remarkably accurate and very easy to measure, it is the best choice as a process monitor for every chip fabricated in the future.
申请公布号 US7791357(B2) 申请公布日期 2010.09.07
申请号 US20050722629 申请日期 2005.12.19
申请人 NXP B.V. 发明人 PAVITHRAN PRAVEEN;PELGROM MARCEL;WIELING JEAN;VEENDRICK HENDRICUS JOSEPH
分类号 G01R27/26 主分类号 G01R27/26
代理机构 代理人
主权项
地址