发明名称 Precision falling edge generator
摘要 A clock generating circuit includes a source clock, a first clock generated from the source clock through a first header, a second clock generated from the source clock through a second header and an inverter, wherein the second clock is out of phase with respect to the first clock, a first delayed falling edge clock, wherein the first delayed falling edge clock corresponds to the first clock with a first delayed falling edge, and a second delayed falling edge clock, wherein the second delayed falling edge clock corresponds to the second clock with a second delayed falling edge. The first delayed falling edge clock is generated from a first leading edge path and a first falling edge path, both originating from the source clock, that are inputted to a first delay chain.
申请公布号 US7791393(B1) 申请公布日期 2010.09.07
申请号 US20090420540 申请日期 2009.04.08
申请人 ORACLE AMERICA, INC. 发明人 MASLEID ROBERT P.;PARK HEECHOUL;HART JASON M.
分类号 H03K3/00 主分类号 H03K3/00
代理机构 代理人
主权项
地址