发明名称 Method of low power PLL for low jitter demanding applications
摘要 A system that includes a phase locked loop and an activation circuit; wherein the phase locked loop includes an oscillator, a frequency divider, a phase detector, a control circuit, and a memory circuit. The activation circuit is adapted to activate the memory circuit and the oscillator; to deactivate the frequency divider, the phase detector and the control circuit during deactivation periods and to activate the frequency divider, the phase detector and the control circuit during activation periods. The timing relationship between a deactivation period and an activation period is responsive to an output signal jitter limitation and to a power consumption limitation.
申请公布号 US7786809(B1) 申请公布日期 2010.08.31
申请号 US20080041687 申请日期 2008.03.04
申请人 FREESCALE 发明人 PRIEL MICHAEL;KOCH LAVI;WADHWA SANJAY
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址