发明名称
摘要 A processor includes a cache hierarchy including a level-1 cache and a higher-level cache. The processor maps a portion of physical memory space to a portion of the higher-level cache, executes instructions, at least some of which comprise microcode, allows microcode to access the portion of the higher-level cache, and prevents instructions that do not comprise microcode from accessing the portion of the higher-level cache. The first portion of the physical memory space can be permanently allocated for use by microcode. The processor can move one or more cache lines of the first portion of the higher-level cache from the higher-level cache to a first portion of the level-1 cache, allow microcode to access the first portion of the first level-1 cache, and prevent instructions that do not comprise microcode from accessing the first portion of the first level-1 cache.
申请公布号 JP2010529534(A) 申请公布日期 2010.08.26
申请号 JP20100510322 申请日期 2008.05.28
申请人 发明人
分类号 G06F12/08;G06F12/10 主分类号 G06F12/08
代理机构 代理人
主权项
地址