发明名称 Multi-pair gigabit ethernet transceiver
摘要 Various systems and methods providing high speed decoding, enhanced power reduction and clock domain partitioning for a multi-pair gigabit Ethernet transceiver are disclosed. ISI compensation is partitioned into two stages; a first stage compensates ISI components induced by characteristics of a transmitters partial response pulse shaping filter in a demodulator, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel in a Viterbi decoder. High speed decoding is accomplished by reducing the DFE depth by providing an input signal from a multiple decision feedback equalizer to the Viterbi based on a tail value and a subset of coefficient values received from a unit depth decision-feedback equalizer. Power reduction is accomplished by adaptively truncating active taps in the NEXT, FEXT and echo cancellation filters, or by disabling decoder circuitry portions, as channel response characteristics allow. A receive clock signal is generated such that it is synchronous in frequency with analog sampling clock signals and has a particular phase offset with respect to one of the sampling clock signals. This phase offset is adjusted such that system performance degradation due to coupling of switching noise from the digital sections to the analog sections is substantially minimized.
申请公布号 US7769101(B2) 申请公布日期 2010.08.03
申请号 US20070846195 申请日期 2007.08.28
申请人 BROADCOM CORPORATION 发明人 AGAZZI OSCAR E.;CREIGH JOHN L.;HATAMIAN MEHDI;KRUSE DAVID E.;ABNOUS ARTHUR;SAMUELI HENRY
分类号 H04B15/00;G01R31/30;G01R31/317;G01R31/3185;H04B3/23;H04B3/32;H04L1/00;H04L1/24;H04L5/14;H04L7/02;H04L7/033;H04L25/03;H04L25/06;H04L25/14;H04L25/49;H04L25/497 主分类号 H04B15/00
代理机构 代理人
主权项
地址