发明名称 Cryptographic processing apparatus and cryptographic processing method
摘要 <p>A cryptographic processing apparatus for performing arithmetic operation on an FL function and an FL -1 function in a cryptographic process includes a first arithmetic gate is configured to receive a first input bit string and a first extended key bit string, a first XOR gate configured to receive an output of the first arithmetic gate and a second input bit string, a second arithmetic gate configured to receive an output of the first XOR gate and a second extended key bit string, a second XOR gate configured to receive an output of the second arithmetic gate and the first input bit string, a third arithmetic gate configured to receive an output of the second XOR gate and the first extended key bit string, and a third XOR gate configured to receive an output of the third arithmetic gate and an output of the first XOR gate.</p>
申请公布号 EP2209251(A2) 申请公布日期 2010.07.21
申请号 EP20090176232 申请日期 2009.11.17
申请人 FUJITSU LIMITED 发明人 YAMAMOTO, DAI;ITOH, KOUICHI
分类号 H04L9/06 主分类号 H04L9/06
代理机构 代理人
主权项
地址