发明名称 VIDEO ENCODING AND DECODING TECHNIQUES
摘要 This disclosure describes video encoding techniques capable of reducing the number of processing cycles and memory transfers necessary to encode a video sequence. In this manner, the disclosed video encoding techniques may increase video encoding speed and reduce power consumption. In general, the video encoding techniques make use of a candidate memory that stores video blocks in columns corresponding to a search space for a motion estimation routine. A memory control unit addresses the candidate memory to retrieve multiple pixels in parallel for simultaneous comparison to pixels in a video block to be encoded, e.g., using Sum of Absolute Difference (SAD) or Sum of Squared Difference (SSD) techniques. A difference processor performs the parallel calculations. In addition, for subsequent video blocks to be encoded, the candidate memory can be incrementally updated by loading a new column of video blocks, rather than reloading the entire search space.
申请公布号 KR100967993(B1) 申请公布日期 2010.07.07
申请号 KR20047020598 申请日期 2003.06.18
申请人 发明人
分类号 H03M7/36;H04N19/156;H04N19/43;H04N19/51 主分类号 H03M7/36
代理机构 代理人
主权项
地址