发明名称 Clock driver circuit
摘要 Clock driver circuit having upper and lower transistors1 and upper and lower transistors2. Voltage node1 coupled to electrodes of upper transistor1 and upper transistor2. Voltage node2 coupled to electrodes of lower transistor1 and lower transistor2. Coupling transistor1 couples another electrode of upper transistor1 to another electrode of lower transistor2. Coupling transistor2 couples another electrode of upper transistor2 to another electrode of lower transistor1. Two series1 capacitors couple the another electrode of upper transistor1 to the another electrode of lower transistor1. Two series2 capacitors couple the another electrode of upper transistor2 to the another electrode of lower transistor2. Node intermediate the two series2 capacitors provides in-phase clock output. Node intermediate the two series1 capacitors provides anti-phase clock output. In-phase clock input is coupled to control inputs of upper transistor1, coupling transistor1 and lower transistor1. Anti-phase clock input is coupled to control inputs of upper transistor2, coupling transistor2 and lower transistor2.
申请公布号 US7750691(B1) 申请公布日期 2010.07.06
申请号 US20080340658 申请日期 2008.12.20
申请人 MOTOROLA, INC. 发明人 OI YIN WAN
分类号 H03B1/00 主分类号 H03B1/00
代理机构 代理人
主权项
地址