发明名称 A FLASH MEMORY ARCHITECTURE WITH PAGE MODE ERASE USING NMOS AND PMOS ROW DECODING SCHEME
摘要 <p>A flash memory with a page erase architecture using a local decoding scheme instead of the global decoding scheme known in the prior art. Under the local decoding scheme, the flash memory is partitioned into sections. Each section comprises a plurality of local decoder and local circuitry. The local circuitry comprises switches controlled by the global decoders and these switches switch only in erase operation and not read operation. The reading time is not affected. Each local decoder is coupled to each row of the memory array. Each local decoder comprises a PMOS transistor for passing negative voltages and two NMOS transistors for passing positive voltages so that a page erase is achieved and unselected rows can be protected from unwanted erasure without additional and complex circuitry. The global decoder is located outside of the sectors and provides global signals to all sectors via the local circuitry, thus saving area.</p>
申请公布号 EP1556865(A4) 申请公布日期 2010.06.30
申请号 EP20030809517 申请日期 2003.09.04
申请人 ATMEL CORPORATION 发明人 BEDARIDA, LORENZO;BARTOLI, SIMONE;CASER, FABIO, TASSAN;MOGNONI, SABINA
分类号 G11C16/08;G11C16/16;(IPC1-7):G11C16/00 主分类号 G11C16/08
代理机构 代理人
主权项
地址