发明名称 CONFIGURABLE HIERARCHICAL COMMA-FREE REED-SOLOMON DECODING CIRCUIT AND METHOD THEREOF
摘要 The present invention discloses a configurable hierarchical comma-free Reed-Solomon decoding circuit and a method thereof. The design is based on an original hierarchical parallel architecture which not only completes a decoding process faster than conventional decoder, but also utilizes less hardware to perform various algorithms with less power consumed. The architecture of the present invention has higher decoding rate than the conventional systolic architecture by a cycle ratio of 22 to 94. Further, the present invention does not require the use of ROM to store 64 sets of codewords and uses logic gates less than one fourth of the logic gates than conventional systolic architecture. As a result, the circuit of the present invention occupies less area than the conventional architecture. The circuit of the present invention is also configurable for different applications, so it can always find an optimal compromise between speed and power consumption for various decoding requirements.
申请公布号 US2010146373(A1) 申请公布日期 2010.06.10
申请号 US20090423897 申请日期 2009.04.15
申请人 CHU YUAN-SUN;CHEN YI-REN;HUANG CHIA-YING;LI CHI-FANG 发明人 CHU YUAN-SUN;CHEN YI-REN;HUANG CHIA-YING;LI CHI-FANG
分类号 H03M13/15;G06F11/10 主分类号 H03M13/15
代理机构 代理人
主权项
地址