发明名称 Non-volatile semiconductor memory device
摘要 Disclosed is to enable high speed reading from a storage node when a read is executed. A main cell array is constituted from main cell division units 20a. Each main cell division unit 20a includes select gates SG that extend in a vertical direction, common sources CS that extend in a horizontal direction below the select gates SG outside a cell region, word lines W0 to W15 that extend above the select gates SG in the horizontal direction within the cell region, a plurality of storage nodes disposed in the vicinity of intersecting portions between the word lines W0 to W15 and the select gates SG, respectively, below the word lines W0 to W15, and a bit line MGB for transmitting to a sense amplifier 11 information on one of the storage nodes through a selection switch 21. In the main cell division unit 20a, an inversion layer is formed below each of the select gates SG within the cell region by applying a positive voltage to each of the select gates SG. A reference cell array is constituted from a reference cell division unit 30a having a same configuration as the main cell division unit 20a.
申请公布号 US7733728(B2) 申请公布日期 2010.06.08
申请号 US20060442296 申请日期 2006.05.30
申请人 NEC ELECTRONICS CORPORATION 发明人 SUDO NAOAKI
分类号 G11C7/02 主分类号 G11C7/02
代理机构 代理人
主权项
地址