发明名称 Semiconductor device having self-aligned epitaxial source and drain extensions
摘要 A method of forming a transistor with self-aligned source and drain extensions in close proximity to a gate dielectric layer of the transistor comprises forming a gate stack on a substrate, implanting a dopant into regions of the substrate adjacent to the gate stack, wherein the dopant increases the etch rate of the substrate and defines the location of the source and drain extensions, forming a pair of spacers on laterally opposite sides of the gate stack that are disposed atop the doped regions of the substrate, etching the doped regions of the substrate and portions of the substrate subjacent to the doped regions, wherein an etch rate of the doped regions is higher than an etch rate of the portions of the substrate subjacent to the doped regions, and depositing a silicon-based material in the etched portions of the substrate.
申请公布号 US7732285(B2) 申请公布日期 2010.06.08
申请号 US20070729189 申请日期 2007.03.28
申请人 INTEL CORPORATION 发明人 SELL BERNHARD;GHANI TAHIR;MURTHY ANAND;GOMEZ HARRY
分类号 H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址