发明名称 Fractional frequency divider circuit and data transmission apparatus using the same
摘要 A fractional frequency divider circuit with a small circuit scale that outputs a clock with a duty ratio of 50%, and a data transmission apparatus comprising same. The fractional frequency divider circuit is constituted by multiple master-slave flip-flops, and comprises an integer frequency divider circuit that frequency-divides a clock signal with a frequency-division ratio of 1/N(N is an integer), and a logic circuit into which multiple signals outputted from master stages and slave stages of the master-slave flip-flops are inputted and that outputs a signal with a duty ratio of 50% obtained by frequency-dividing the clock signal with a frequency-division ratio of 2/N. The data transmission apparatus is constituted such that it is possible to switch over between a frequency-multiplied clock outputted by a PLL and a clock obtained by frequency-dividing the frequency-multiplied clock with the fractional frequency divider circuit for each channel.
申请公布号 US7734001(B2) 申请公布日期 2010.06.08
申请号 US20050052819 申请日期 2005.02.09
申请人 NEC ELECTRONICS CORPORATION 发明人 SAEKI TAKANORI
分类号 H03D3/24;H03K21/00;H03K21/02;H03K23/54;H03L7/08;H03L7/197 主分类号 H03D3/24
代理机构 代理人
主权项
地址