发明名称 Method for the production of MOS transistors
摘要 The invention relates to a method for the production of both MOS transistors with extremely low leakage currents at the pn junctions and logic/switching transistors, whose gates are laterally defined by spacers in a p-substrate or a p-well in an n-substrate. The aim of the invention is to provide a method for the production of MOS transistors with extremely low leakage currents that allows for parallel logic/switching transistors. This is achieved by initially carrying out an LDD ion implantation via the edges of the gates in order to form an LDD region and subsequently removing the spacers by means of an anisotropic etching step exhibiting high selectivity in relation to the gate and substrate materials, including the covering layers thereof, or by covering the MOS transistors with an extremely low leakage currents prior to isotropic spacer production such that the spacers are formed exclusively on the edges of the gates of the logic/switching transistors, while the MOS transistors with an extremely low leakage current always remain connected solely via the LDD region, and there is no high dose implantation in the S/D regions of these MOS transistors with extremely low leakage currents.
申请公布号 US7718501(B2) 申请公布日期 2010.05.18
申请号 US20060510130 申请日期 2006.08.25
申请人 GUENTHER STEFAN 发明人 GUENTHER STEFAN
分类号 H01L21/336;H01L21/8238;H01L27/092 主分类号 H01L21/336
代理机构 代理人
主权项
地址