发明名称 Formation of raised source/drain structures in NFET with embedded SiGe in PFET
摘要 A structure and method for forming raised source/drain structures in a NFET device and embedded SiGe source/drains in a PFET device. We provide a NFET gate structure over a NFET region in a substrate and PFET gate structure over a PFET region. We provide NFET SDE regions adjacent to the NFET gate and provide PFET SDE regions adjacent to the PFET gate. We form recesses in the PFET region in the substrate adjacent to the PFET second spacers. We form a PFET embedded source/drain stressor in the recesses. We form a NFET S/D epitaxial Si layer over the NFET SDE regions and a PFET S/D epitaxial Si layer over PFET embedded source/drain stressor. The epitaxial Si layer over PFET embedded source/drain stressor is consumed in a subsequent salicide step to form a stable and low resistivity silicide over the PFET embedded source/drain stressor. We perform a NFET S/D implant by implanting N-type ions into NFET region adjacent to the NFET gate structure and into the NFET S/D stressor Si layer to form the raised NFET source/drains.
申请公布号 US7718500(B2) 申请公布日期 2010.05.18
申请号 US20050305584 申请日期 2005.12.16
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING, LTD;INTERNATIONAL BUSINESS MACHINES CORPORATION (IBM);SAMSUNG ELECTRONICS CO., LTD. 发明人 CHONG YUNG FU;LUO ZHIJIONG;KIM JOO CHAN;HOLT JUDSON ROBERT
分类号 H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址