发明名称 SEMICONDUCTOR MEMORY APPARATUS
摘要 A semiconductor memory apparatus having a clock signal generation circuit and a data output circuit is presented. The apparatus includes a delay locked loop (DLL), a phase locked loop (PLL), a frequency discrimination unit, and a data output buffer. The DLL circuit is configured to negatively delay a clock signal to generate a DLL clock signal. The PLL circuit is configured to receive the DLL clock signal to generate a control voltage in response to a frequency of the DLL clock signal and to generate a PLL clock signal of a frequency corresponding to a level of the control voltage. The frequency discrimination unit is configured to discriminate a frequency of the DLL clock signal in accordance with the level of the control voltage to generate a frequency discrimination signal. The data output buffer is configured to receive the DLL clock signal or the PLL clock signal to buffer output data signals.
申请公布号 US2010117695(A1) 申请公布日期 2010.05.13
申请号 US20080344799 申请日期 2008.12.29
申请人 LEE HYUN WOO;YUN WON JOO 发明人 LEE HYUN WOO;YUN WON JOO
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址