发明名称 Use of Poly Resistor Implant to Dope Poly Gates
摘要 A process of fabricating an IC is disclosed in which a polysilicon resistor and a gate region of an MOS transistor are implanted concurrently. The concurrent implantation may be used to reduce steps in the fabrication sequence of the IC. The concurrent implantation may also be used to provide another species of transistor in the IC with enhanced performance. Narrow PMOS transistor gates may be implanted concurrently with p-type polysilicon resistors to increase on-state drive current. PMOS transistor gates over thick gate dielectrics may be implanted concurrently with p-type polysilicon resistors to reduce gate depletion. NMOS transistor gates may be implanted concurrently with n-type polysilicon resistors to reduce gate depletion, and may be implanted concurrently with p-type polysilicon resistors to provide high threshold NMOS transistors in the IC.
申请公布号 US2010112764(A1) 申请公布日期 2010.05.06
申请号 US20080265358 申请日期 2008.11.05
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 MEHROTRA MANOJ;KOHLI PUNEET
分类号 H01L21/8238;H01L21/8234 主分类号 H01L21/8238
代理机构 代理人
主权项
地址