发明名称 Semiconductor memory device having low jitter source synchronous interface and clocking method thereof
摘要 Provided are a semiconductor memory device having a source synchronous interface capable of reducing jitter while minimizing overhead and a clocking method thereof. The semiconductor memory device comprises a phase locked loop (PLL) circuit receiving a first external clock signal for a command and address signal and generating a first internal clock signal, a first delay locked loop (DLL) circuit receiving a second external clock signal for predetermined bits of data and the first internal clock signal and generating a second internal clock signal locked to the second external clock signal, and a second DLL circuit receiving a third external clock signal for the remaining bits of the data and the first internal clock signal and generating a third internal clock signal locked to the third external clock signal.
申请公布号 US7710818(B2) 申请公布日期 2010.05.04
申请号 US20070950279 申请日期 2007.12.04
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 BAE SEUNG-JUN
分类号 G11C8/00 主分类号 G11C8/00
代理机构 代理人
主权项
地址