发明名称 Method of improving gate resistance in a memory array
摘要 A semiconductor device is formed with a normal, non-recessed, spacer structure in a cell region and a recessed spacer structure in a peripheral region. The recessed spacer structure is formed as by etch masking those in the cell region and exposing those in the peripheral region, then performing an etch process. The increased height of the cell region spacers is adapted to further prevent over-etching during gate interconnect formation which would otherwise result in etching through the spacer to the substrate and subsequent short circuit. Therefore, it is also possible to prevent bridge defects due to over-etching, which occurs because the barrier metal layer for a subsequent interconnection contact is accidentally connected to the underlying substrate. Also, since the recessed spacer structure is provided in the peripheral region, it is possible to remarkably enhance a resistance distribution of a cobalt silicide layer occurring in a gate line width of 100 nm or less.
申请公布号 US7696048(B2) 申请公布日期 2010.04.13
申请号 US20060425065 申请日期 2006.06.19
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 KWON HYUNG-SHIN;KIM SEUG-GYU
分类号 H01L21/8232;H01L21/8239 主分类号 H01L21/8232
代理机构 代理人
主权项
地址