发明名称 MATCHED MULTIPLIER CIRCUIT HAVING REDUCED PHASE SHIFT FOR USE IN MEMS SENSING APPLICATIONS
摘要 Apparatus and methods are provided for multiplier circuits having reduced phase shift. A multiplier circuit comprises an input node for an input signal and an output node for an output signal. A first multiplier is coupled to the input node and has a first multiplier output, wherein the first multiplier multiplies the input signal by a first signal to produce a second signal at the first multiplier output. A second multiplier is coupled to the output node and is matched to the first multiplier. The second multiplier multiplies the output signal by a third signal to produce a fourth signal at a second multiplier output. An amplifier is coupled to the first multiplier output and the second multiplier output and produces the output signal at an amplifier output coupled to the output node based upon the second signal and the fourth signal.
申请公布号 US2010083754(A1) 申请公布日期 2010.04.08
申请号 US20080244470 申请日期 2008.10.02
申请人 FREESCALE SEMICONDUCTOR, INC. 发明人 MIJUSKOVIC DEJAN;BIEN DAVID E.
分类号 G01P3/44;G06G7/16 主分类号 G01P3/44
代理机构 代理人
主权项
地址