发明名称 Verfahren und Einrichtung zur Ver- und Entschlüsselung von Nachrichtensignalen
摘要 1,122,639. Pulse signalling. CIBA Ltd. 5 Nov., 1965 [6 Nov., 1964], No. 47059/65. Heading H4L. Apparatus for coding signal pulse sequences to ensure secrecy comprises means for mixing each signal pulse of a sequence with a different pulse in a pseudo-random pulse sequence to provide at the output combined pulses on the occurrence of one binary value in an auxiliary binary code pulse sequence, and means acting on the occurrence of the other binary value of the auxiliary pulse sequence for adding a predetermined pulse amplitude value to said combined pulses when the amplitude value of the latter does not exceed a predetermined threshold value and for subtracting said predetermined amplitude value when the amplitude value of said combined pulses does exceed said threshold value. In a circuit for coding quantized amplitude modulated pulses, Fig. 9, the signal pulses K, and pulses S whose amplitudes vary discretely in a pseudo-random manner, are added at 22 and supplied via an OR gate 35 and AND gate 39 to the output C. The combined pulses are also supplied to a threshold detector 24, supplying an AND gate 28, and via an inverter 25, to an AND gate 29. Gates 28, 29 and 35 are controlled by the auxiliary pulse sequence S<SP>*</SP>. It it assumed that amplitude values in the pulse sequences K and S differ by steps of 0.1 volt and that the amplitude values in each case may extend from 0 to - 1À5 volt. Thus the combined pulse sequence may have values extending from 0 to- 3À0 volts. The auxiliary binary coded pulse sequence S<SP>*</SP> has the two values-6 volts or 0 volt representing 0 and 1 respectively. When the value 0 occurs in the pulse sequence S* the gate 35 passes to the output the more positive of its two inputs, i.e. the combined pulse output from 22. Gates 28, 29 are blocked and provide a signal blocking a subtraction circuit 33 and an addition circuit 34 so that 0 volts appears on lines 37, 38. Since gate 39 passes only the most negative potential at its inputs, the output of 22 passes to the output C unchanged. The occurrence of binary 1 in the sequence S<SP>*</SP> causes gate 35 to transmit the value O volt to the output gate 39. The threshold detector 24 provides an output potential of 0 volts as long as the amplitude value of the combined pulse sequence is less than 1.6 volt and of - 6 volts when the amplitude value is equal to or greater than 1.6 volt. Thus a signal will be passed by gate 32 when the output of threshold detector 24 is 0 volt and by gate 29 when the output is - 6 volts. Gates 31, 32 control circuits 33, 34 respectively, circuit 33 causing 1.6 volt to be subtracted from the combined pulse sequence appearing at the output of circuit 22 and circuit 34 causing 1.6 volt to be added. The decoding circuit, Fig. 10 (not shown), operates on similar lines. The input signal and pseudorandom pulse sequences may be in binary coded form, Figs. 11, 12 (not shown), and the required addition and subtraction obtained through counting chains.
申请公布号 CH439820(A) 申请公布日期 1967.07.15
申请号 CH19640014358 申请日期 1964.11.06
申请人 GRETAG AKTIENGESELLSCHAFT 发明人 EHRAT,KURT,DIPL.-ING.
分类号 G01S13/30;H04K1/02;H04L9/00;H04L9/18;(IPC1-7):H04K1/02 主分类号 G01S13/30
代理机构 代理人
主权项
地址