发明名称 Dual-path clocking architecture
摘要 A method and device are disclosed. In one embodiment the method includes driving a first clock domain reference signal on a first clock tree and driving a second clock domain reference signal on a second clock tree. The first tree routes the first signal from a PLL to a first clock domain drop off circuit and the second tree routes the second signal from the PLL to a second clock domain drop off circuit. A jitter produced from the second tree is less than a jitter produced from the first tree. The method continues by detecting any phase misalignment between the first signal and the second signal. The method also causes the first signal to be delayed so that it aligns with the second signal.
申请公布号 US7692457(B2) 申请公布日期 2010.04.06
申请号 US20080217098 申请日期 2008.06.30
申请人 INTEL CORPORATION 发明人 TO HING Y.;CHENG ROGER K.
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址