发明名称 Structure for modeling stress-induced degradation of conductive interconnects
摘要 A structure representative of a conductive interconnect of a microelectronic element is provided, which may include a conductive metallic plate having an upper surface, a lower surface, and a plurality of peripheral edges extending between the upper and lower surfaces, the upper surface defining a horizontally extending plane. The structure may also include a lower via having a top end in conductive communication with the metallic plate and a bottom end vertically displaced from the top end. A lower conductive or semiconductive element can be in contact with the bottom end of the lower via. An upper metallic via can lie in at least substantial vertical alignment with the lower conductive via, the upper metallic via having a bottom end in conductive communication with the metallic plate and a top end vertically displaced from the bottom end. The upper metallic via may have a width at least about ten times than the length of the metallic plate and about ten times smaller than the width of the metallic plate. The structure may further include an upper metallic line element in contact with the top end of the upper metallic via.
申请公布号 US7692439(B2) 申请公布日期 2010.04.06
申请号 US20080154304 申请日期 2008.05.22
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHANDA KAUSHIK;AGARWALA BIRENDRA;CLEVENGER LAWRENCE A.;COWLEY ANDREW P.;FILIPPI RONALD G.;GILL JASON P.;LEE TOM C.;LI BAOZHEN;MCLAUGHLIN PAUL S.;NGUYEN DU B.;RATHORE HAZARA S.;SULLIVAN TIMOTHY D.;YANG CHIH-CHAO
分类号 G01R31/02;G01N25/20;H01L23/58 主分类号 G01R31/02
代理机构 代理人
主权项
地址