发明名称 Semiconductor memory apparatus
摘要 A semiconductor memory that includes a row decoder part, a first cell array placed on either side of the row decoder part, a second cell array placed on the other side of the row decoder part, and a wiring layer that short-circuits word lines corresponding to a specified row address on the first cell array with word lines corresponding to a specified row address on the second cell array.
申请公布号 US7692942(B2) 申请公布日期 2010.04.06
申请号 US20060342532 申请日期 2006.01.31
申请人 NEC ELECTRONICS CORPORATION 发明人 OOSAKA MASASHI
分类号 G11C5/02;G11C5/06;G11C8/00 主分类号 G11C5/02
代理机构 代理人
主权项
地址