发明名称 SRAM BASED ONE-TIME-PROGRAMMABLE MEMORY
摘要 Disclosed is a method and device for providing fast-response One-Time-Programmable (OTP) memory based on SRAM memory technology and the inherent breakdown characteristics of a MOS transistor. Each memory cell of an SRAM memory cell circuit is connected to a programming circuit. The programming circuit is comprised of two groups of MOS transistors connected to the storage nodes (SN and SNB, where SNB is the complementary value of SN) of the two cross-coupled inverters of the SRAM memory circuit. A desired data set is loaded into the circuit and then is burned-in by applying and repeatedly cycling a “burn-in” voltage across the source and drain of the MOS transistors of the programming circuit that approaches the ON STATE trigger voltage of the characteristic bipolar junction transistor contained within the MOS transistors. Upon repeated cycling of the source-to-drain voltage, the targeted MOS transistor within the programming circuit breaks down and shorts across the gate, drain, and/or source of the transistor. When the system is returned to normal operation, the programming circuits will be connected to ground, Vdd or Vss and one of the two nodes of the SRAM cell circuit will be shorted through the programming circuit to ground, Vdd or Vss, thus, forcing a retention of the programmed data state.
申请公布号 US2010080035(A1) 申请公布日期 2010.04.01
申请号 US20080239469 申请日期 2008.09.26
申请人 VENKATRAMAN RAMNATH;CASTAGNETTI RUGGERO;RAMESH SUBRAMANIAN 发明人 VENKATRAMAN RAMNATH;CASTAGNETTI RUGGERO;RAMESH SUBRAMANIAN
分类号 G11C17/08 主分类号 G11C17/08
代理机构 代理人
主权项
地址