发明名称 All-digital phase modulator/demodulator using multi-phase clocks and digital PLL
摘要 Multi-phase clocks are used to encode and decode signals that are phase-modulated. The input signal is phase-compared with a feedback clock. Phase differences increment or decrement an up/down counter. The count value from the up/down counter is applied to a phase rotator, which selects one clock phase from a bank of multi-phase clocks. The multi-phase clocks have the same frequency, but are offset in phase from each other. An output divider divides the selected multi-phase clock to generate a phase-modulated output. A feedback divider divides a fixed-phase clock from the multi-phase clocks to generate the feedback clock. An analog or a digital front-end may be used to convert analog inputs to digital signals to increment or decrement the counter, or to encode multiple digital bits as phase assignments. For a de-modulator, a digital-to-analog converter (DAC) or a digital decoder produces the final output from the count of the up/down counter.
申请公布号 US7688929(B2) 申请公布日期 2010.03.30
申请号 US20070692472 申请日期 2007.03.28
申请人 发明人 CO RAMON S.
分类号 H03D3/24;H03C3/09;H03L7/081;H04L27/22 主分类号 H03D3/24
代理机构 代理人
主权项
地址