发明名称 Fast-carry arithmetic circuit using a multi-input look-up table
摘要 In one embodiment of the invention, programmable circuits, such as FPGAs, may be used to implement different types of functions, such as a multi-bit adder, using look-up table (LUT) circuits as their building blocks. Efficient generation of carry-out signals and fast-carry generation signals using available SRAM cells in the various embodiments of the LUT circuit can reduce and/or eliminate area-inefficient look-ahead carry logic without a significant delay in signal generation.
申请公布号 US7685215(B1) 申请公布日期 2010.03.23
申请号 US20050257137 申请日期 2005.10.24
申请人 LATTICE SEMICONDUCTOR CORPORATION 发明人 GAIDE BRIAN;HE XIAOJIE
分类号 G06F7/38;G06F7/50 主分类号 G06F7/38
代理机构 代理人
主权项
地址