发明名称 ESD protection for semiconductor products
摘要 A process for forming a vertical DMOS device with an ESD protection transistor that is configured for carrying a breakdown current includes the steps of masking a substrate of a first polarity type and forming spaced apart surface isolation regions. An insulated gate is formed between the spaced apart surface isolation regions. Selected portions of the surface regions between the gate and the surface isolation regions are heterodoped to form p-n junctions having retrograde doping profiles beneath the substrate surface thereby lowering the breakdown voltage beneath the heterodoped portions in order to direct a substantial portion of the breakdown current below the surface of the substrate and into the body of the substrate between the heterodoped regions. Source and drain regions are formed in the substrate surface on opposite sides of the gate.
申请公布号 US7682918(B2) 申请公布日期 2010.03.23
申请号 US20050054189 申请日期 2005.02.09
申请人 FAIRCHILD SEMICONDUCTOR CORPORATION 发明人 CAI JUN;SUGERMAN ALVIN;PARK STEVEN
分类号 H01L21/336;H01L;H01L21/338;H01L23/62;H01L27/02;H01L29/76;H01L29/78 主分类号 H01L21/336
代理机构 代理人
主权项
地址