发明名称 Synchronization detection circuit, pulse width modulation circuit using the same, and synchronization detection method
摘要 Provided is a synchronization detection circuit including: a multiphase clock generation circuit which includes a phase locked loop circuit that generates multiphase clock signals having a plurality of different phases, based on a reference clock signal, and which generates high-speed multiphase clock signals having a frequency obtained by multiplying a frequency of the reference clock signal, and low-speed multiphase clock signals having a frequency obtained by dividing a frequency of the high-speed multiphase clock signal; and a synchronous clock specifying circuit that specifies a clock signal synchronized with a synchronous signal from among the multiphase clock signals, and generates a synchronous position signal indicating a synchronous position of the synchronous signal, based on a comparison result between the synchronous signal and the high-speed multiphase clock signals and a comparison result between the synchronous signal and representative clock signals selected from the low-speed multiphase clock signals.
申请公布号 US2010066425(A1) 申请公布日期 2010.03.18
申请号 US20090585340 申请日期 2009.09.11
申请人 NEC ELECTRONICS CORPORATION 发明人 HIRAKU YASUYUKI
分类号 H03K3/00 主分类号 H03K3/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利