发明名称
摘要 <p>A delay locked loop (DLL) for generating a delay locked clock signal, including: a comparator enable signal generator for generating a comparator enable signal in response to a reset signal and a plurality of clock divided signals; a semi locking detector for generating a semi locking detection signal in response to the comparator enable signal; a phase comparator enabled by the comparator enable signal for receiving a rising edge clock signal and a feed-backed clock signal in order to compare phases of the rising edge clock signal and the feed-backed clock signal and output the comparison result; and a DLL generator for generating the delay locked clock signal in response to the comparison result, wherein the comparator enable signal is generated by enlarging a pulse width of the reset signal by a predetermined amount.</p>
申请公布号 JP4434889(B2) 申请公布日期 2010.03.17
申请号 JP20040256492 申请日期 2004.09.03
申请人 发明人
分类号 G06F1/06;G11C11/4076;G11C7/00;G11C8/00;G11C11/407;H03D13/00;H03K5/13;H03K5/26;H03K21/00;H03L7/08;H03L7/081 主分类号 G06F1/06
代理机构 代理人
主权项
地址