发明名称 Local stress engineering for CMOS devices
摘要 A first dielectric layer is formed over a PFET gate and an NFET gate, and lithographically patterned to expose a PFET area, while covering an NFET area. Exposed PFET active area is etched and refilled with a SiGe alloy, which applies a uniaxial compressive stress to a PFET channel. A second dielectric layer is formed over the PFET gate and the NFET gate, and lithographically patterned to expose the NFET area, while covering the PFET area. Exposed NFET active area is etched and refilled with a silicon-carbon alloy, which applies a uniaxial tensile stress to an NFET channel. Dopants may be introduced into the SiGe and silicon-carbon regions by in-situ doping or by ion implantation.
申请公布号 US7678634(B2) 申请公布日期 2010.03.16
申请号 US20080020916 申请日期 2008.01.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 OUYANG QIQING;SCHONENBERG KATHRYN T.
分类号 H01L21/336;H01L21/8234 主分类号 H01L21/336
代理机构 代理人
主权项
地址