发明名称 Enhanced floating-point unit for extended functions
摘要 An embodiment of the present invention is a technique to perform floating-point operations. A floating-point (FP) squarer squares a first argument to produce an intermediate argument. The first and intermediate arguments have first and intermediate mantissas and exponents. A FP multiply-add (MAD) unit performs a multiply-and-add operation on the intermediate argument, a second argument, and a third argument to produce a result having a result mantissa and a result exponent. The second and third arguments have second and third mantissas and exponents, respectively.
申请公布号 US7676535(B2) 申请公布日期 2010.03.09
申请号 US20050236984 申请日期 2005.09.28
申请人 INTEL CORPORATION 发明人 DONOFRIO DAVID D.;LI XUYE
分类号 G06F7/38 主分类号 G06F7/38
代理机构 代理人
主权项
地址
您可能感兴趣的专利