发明名称 Modeling device variations in integrated circuit design
摘要 DFM systems are provided that incorporate manufacturing variations in the analysis of integrated circuits by calculating predicted manufacturing variations on the shapes of interconnects and devices of the drawn layout of a circuit design. The shape variation on interconnects is converted to variations in resistor-capacitor (RC) parasitics. The shape variation on devices is converted to variations in device parameters. The variation in device parameters and wire parasitics is converted to changes in timing performance, signal integrity, and power consumption by determining the impact of device parameter and wire parasitic variations on the behavior of each instance of a standard cell. The results from these analyses are integrated back into the design flow as incremental delay files (timing), noise failures and buffer insertion/driver resizing commands (noise), and leakage power hotspots and cell substitution commands (power consumption).
申请公布号 US7673260(B2) 申请公布日期 2010.03.02
申请号 US20060586827 申请日期 2006.10.24
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 CHEN HAIZHOU;CHANG LI-FU;ROUSE RICHARD;VERGHESE NISHATH
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址