发明名称 Programmable Delay Circuit Providing For A Wide Span Of Delays
摘要 According to an aspect of the present invention, one of multiple clock signals of different relative phases is selected based on a desired delay magnitude, and the digital values received on an input signal are then synchronized to an edge (“first edge”) of the selected clock signal to provide the digital values with the desired delay magnitude. In an embodiment, the selected clock signal can be delayed by a fine value (less than the minimum phase difference of the multiple clock signals) to provide a wide span of desired delays. An aspect of the invention provides for a synchronization circuit with reduced latency and which is substantially invariant to process, voltage and temperature (PVT) changes.
申请公布号 US2010039149(A1) 申请公布日期 2010.02.18
申请号 US20080189823 申请日期 2008.08.12
申请人 NVIDIA CORPORATION 发明人 SWAIN JYOTIRMAYA;BARMAN UTPAL;KALLIAT ADARSH;CHERIAN RAJI;RIEGELSBERGER EDWARD L.
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址