发明名称 Correlation-based background calibration of pipelined converters with reduced power penalty
摘要 A device and method for correlation-based background calibration of pipelined converters with a reduced power penalty. A pipelined analog-to-digital converter (ADC) utilizes a random or pseudorandom signal to reduce the quantization error of subconverting stages. Stages within the ADC comprise an injection circuit having a plurality of capacitive branches in parallel. Less than all of the branches can function during a given clock cycle of the ADC. This allows a subconverting stage within the ADC to be accurately trimmed before operation using a large amplitude signal. At the same time, the capability to inject smaller amplitude random or pseudorandom signals into the subconverting stage during operation is maintained, saving valuable dynamic range and power. The various capacitive branches are cycled through either randomly or in sequence such that the quantizer manifests the same average gain error over time for which the quantizer was initially trimmed.
申请公布号 US2010039302(A1) 申请公布日期 2010.02.18
申请号 US20080228455 申请日期 2008.08.12
申请人 ANALOG DEVICES, INC. 发明人 ALI AHMED MOHAMED;MORGAN ANDREW STACY;BARDSLEY SCOTT GREGORY
分类号 H03M1/10;H03M1/12 主分类号 H03M1/10
代理机构 代理人
主权项
地址